# **Saturn Quick Start Application Note**

# Rev A01: 07/31/2007



This document contains information on a product under development. The parametric information contains target parameters that are subject to change.

| 1 Introduction                                              | 3  |
|-------------------------------------------------------------|----|
| 1.1 Reset State                                             | 4  |
| 1.1.1 Slew Rate Adjust (SR-Adj)                             | 4  |
| 1.1.2 SRC/SNK Value DAC RAM Contents                        | 4  |
| 1.2 Set Saturn Supplies                                     | 5  |
| 1.2.1 Measure REXT and CAP_PLL Voltages                     | 5  |
| 1.3 Register/RAM Access (CPU Port Transactions)             | 6  |
| 1.3.1 Read Die ID Register                                  | 6  |
| 1.3.2 Register Access                                       | 6  |
| 1.3.3 RAM Access                                            | 7  |
| 1.4 Set Driver (DVH/DVL) Level                              | 8  |
| 1.5 Driver/Comparator Outputs (Real Time DATA)              | 9  |
| 1.6 Monitor Output                                          |    |
| 1.6.1 Measure Junction Temperature                          | 10 |
| 1.7 PMU Force Current (FI) Mode                             |    |
| 1.8 Elevate Semiconductor Software Driver and Documentation | 11 |
| 2 Document Revision History                                 | 12 |

## 1 Introduction

This document describes the steps to perform an initial system check-out of the Saturn device.

These instructions assume the customer system can set the Saturn supplies, provide a PLL Clock, has a mechanism to read/write registers, has the ability to measure voltages (either using an external DMM or system resource), provide a simple DATA stream, and so on.

Important Note: The steps described below illustrate a cause and effect to demonstrate how to interface with the device. In a normal application; sequencing, calibration and other factors may require the registers to be written in a different order. Please refer to the Elevate Semiconductor Software Driver documentation for details.

# 1.1 Reset State

Whenever a Hardware or Software reset is issued, the device is configured into the following state.

Note: The examples rely on the default (reset) configuration to demonstrate the minimum register transactions to achieve the desired configuration. In a customer application, a Reset should only be issued on first power-on. When reconfiguring the device for different modes, the application should only change the pertinent registers. There are some registers (i.e. PLL Config) that only need to be set one time after power on; otherwise if the Reset was issued while reconfiguring for a different mode, it could be possible the PLL to become momentarily unlocked and could cause unexpected results.

- RAM Unknown at power ON. Left unchanged if reset issued from a previous configuration
   SRC/SNK, see section 1.1.2
- Registers all registers are initialized to '0'; which implies:
  - Driver (PMU) Block
    - Driver is in Hi-Z mode
    - Tight loop
    - DriverBias = Mid code
    - SR-Adj = Min code; see section 1.1.1
    - Data/En sourced from CPU control
    - Deskews disabled
    - All switches and IR open
    - Data/En Input Termination none
    - Voltage Range 0
    - Monitor/MonGndRef is in Hi-Z
    - CBits HiZ
  - Comparator Blocks
    - COMP pins sourced from CPU control
    - Deskews disabled
    - Voltage Range 0
    - Active Load HiZ (all switches open)
  - o Central Registers
    - Vmid = 0 (which allows for -1.875V to 2.125V in VR0)
    - No PLL input termination
    - PLL FClamps set to '0'.
    - DAC Cal Bits uncal'ed
    - Diff-Z open

# 1.1.1 Slew Rate Adjust (SR-Adj)

The default Slew Rate Adjust (SR+/SR-) code is 0x00 (min code). This setting can cause unpredictable Driver levels and is not supported. It is recommended to set SR-Adj to the mid code or higher. Mid code = 0x0F and Max code = 0x1F.

# 1.1.2 SRC/SNK Value DAC RAM Contents

The RAM contents do not have a power on default state and will come up randomly. Therefore the SRC and SNK may power up in a high than expected power state. The application should write the RAM contents to a proper default value after the reset is issued.

# 1.2 <u>Set Saturn Supplies</u>

The first step is to apply the appropriate voltage. After power is applied, it is recommended to toggle the hardware reset (active high) on Saturn device or issue the Software Reset (register 0xC002).

Verify the voltage at the Saturn pins or within close proximity to ensure there are no IR drops. In addition, the customer should verify the approximate current flow for each supply.

Note: In most systems, it may not be possible to measure the supply currents.

**Table 1: Power-ON Current Values** 

| Supply             | Voltage (V) | Approximate Current (mA) <sup>(3)</sup> |                     |  |
|--------------------|-------------|-----------------------------------------|---------------------|--|
|                    |             | Reset State                             | SR-Adj = 0x0F (mid) |  |
| VCC <sup>(1)</sup> | 27          | 110                                     | 130                 |  |
| VEE <sup>(1)</sup> | -5.0        | 130                                     | 150                 |  |
| VDD                | 3.3         | 180                                     | 180                 |  |
| VREF               | 3.0         | 0                                       | 0                   |  |
| VOH <sup>(2)</sup> | 3.3         | 0                                       | 0                   |  |
| VOL <sup>(2)</sup> | 0.0         | 0                                       | 0                   |  |

Notes:

- 1) VCC and VEE supply voltages are application dependant
- 2) The VOH and VOL should have minimal current since the COMP pins are in a static state.
- 3) The current values assume the SRC & SNK Value DAC was programmed to 0x0000.

# 1.2.1 Measure REXT and CAP\_PLL Voltages

The next step is to measure voltage of the REXT and CAP\_PLL pins.

REXT voltage should track the VREF voltage within approximately 25mV.

The CAP\_PLL voltage is a function of the PLL\_CK. In addition, the CAP\_PLL voltage is dependant on the Fclamp registers. Table 2 lists the CAP\_PLL vs PLL\_CK assuming the power-ON default Fclamp (00b) settings.

#### Table 2: Default CAP\_PLL Voltages

| PLL_CK<br>(MHz) | CAP_PLL (V) |
|-----------------|-------------|
| 50.0            | 1.15        |
| 75.0            | 1.4         |
| 100.0           | 1.65        |

Rev

# 1.3 Register/RAM Access (CPU Port Transactions)

The following steps perform simple register/RAM access (write/read) to verify to CPU port is functioning.

# 1.3.1 Read Die ID Register

Read the Die ID registers (address = 0xC07F); Table 3 lists the expected return values for different silicon revisions.

#### Table 3: Die ID Register Values

| Rev | Read-back Data (HEX) |  |  |  |  |
|-----|----------------------|--|--|--|--|
| 8   | 0x0788               |  |  |  |  |
| #   | 0x078#               |  |  |  |  |

## 1.3.2 Register Access

Follow Table 4 to verify the basic ability to write/read registers. The following bullet items highlight some key aspects of a register access:

- Address bit D15 (Register Bit) must be '1' to access a register
- Address bit D14 (Central Bit) is used to distinguish between Per-Chan and Central Registers
- WE bit must be '1' for the corresponding Data Group bits to be written
- WE bits (typically) read back '0'
- Writing to Undefined Data bits has no effect
- Undefined Data bits (typically) read back '0'
- A RESET sets all registers to a default value of '0000' (except Read-Only registers)
- Refer to the CPU Protocol Timing diagram for details

#### Table 4: Write/Read Registers

| Description                         | Address (HEX) | Write Data (HEX)        | Read Data (HEX) |
|-------------------------------------|---------------|-------------------------|-----------------|
| Ch#0: Set SR-Adj (+/-) = Max (0x1F) | 0x8001        | 0x8FFF                  | 0x07DF          |
| And DrvBias = Mid (0)               |               |                         |                 |
| Ch#0: Set SR-Adj+ = Mid (0x0F)      | 0x8001        | 0x0BC0                  | 0x03DF          |
| DrvBias and SR- not changed         |               |                         |                 |
| Ch#0: Set SR-Adj- = Mid (0x0F)      | 0x8001        | 0x002F                  | 0x03CF          |
| DrvBias and SR+ not changed         |               |                         |                 |
| Central Reg: Software RESET         | 0xC002        | <don't care=""></don't> | 0x0000          |
|                                     |               |                         | (all registers) |

# 1.3.3 RAM Access

Follow Table 4 to verify the basic ability to write/read RAM. The following bullet items highlight some key aspects of a RAM access:

- The Read-back Data matches the Written Data
- Address bit D15 (Register Bit) must be '0' to access the RAM
- A RESET does NOT set the RAM contents to a default value. They are left unchanged
- A RAM read-back requires 2 additional clock cycles
- Refer to the CPU Protocol Timing diagram for details

#### Table 5: Write/Read Registers

| Description                       | Address (HEX) | Data (HEX)          |
|-----------------------------------|---------------|---------------------|
| Ch#0: DVH Value DAC               | 0x0000        | 0xFFFF              |
| Ch#0: DVH Offset DAC              | 0x0020        | 0xAAAA              |
| Ch#0: DVH Gain DAC                | 0x0040        | 0x5555              |
| Ch#1: CVA Value DAC               | 0x0082        | 0xABCD              |
| Parallel Write: DVL Offset DAC    | 0x0021        | 0x1234              |
| (need to set 'Parallel Load' bit) |               | (read on all chans) |

1.4 Set Driver (DVH/DVL) Level

the expected value.

Notes:

| Table 6: Set Driver DVH/DVL Levels                                                                                               |                  |                         |                                     |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------------------|--|--|
| Description                                                                                                                      | Address<br>(HEX) | Data (HEX)              | DOUT Output Voltage                 |  |  |
| Software Reset                                                                                                                   | 0xC002           | <don't care=""></don't> | High-Z                              |  |  |
| Set SR-Adj (+/-) = Max (0x0F)<br>And DrvBias = Mid (0)                                                                           | 0x8001           | 0x8BEF                  | High-Z                              |  |  |
| Ch#0: Set DVH = 1.0V<br>(default is VR0, Vmid code=0)                                                                            | 0x0000           | 0xB7FF                  | High-Z                              |  |  |
| Ch#0: Set DVH Offset = 0.0                                                                                                       | 0x0020           | 0x7FFF                  | High-Z                              |  |  |
| Ch#0: Set DVH Gain = 1.0                                                                                                         | 0x0040           | 0x7FFF                  | High-Z                              |  |  |
| Ch#0: Set DVL = -1.0V                                                                                                            | 0x0001           | 0x37FF                  | High-Z                              |  |  |
| Ch#0: Set DVL Offset = 0.0                                                                                                       | 0x0021           | 0x7FFF                  | High-Z                              |  |  |
| Ch#0: Set DVL Gain = 1.0                                                                                                         | 0x0041           | 0x7FFF                  | High-Z                              |  |  |
| Ch#0: Set CBitA (close Relay2)<br>(Route DOUT to EVM SMA; this<br>step may vary depending on<br>customer hardware configuration) | 0x8006           | 0x5000                  | High-Z                              |  |  |
| Ch#0: Enable Driver (CPU-En = 1)<br>and set Driver High (Data = 1)                                                               | 0x8000           | 0x012D                  | 1.0<br>(DVH)                        |  |  |
| Ch#0: Set DVH = 2.125V                                                                                                           | 0x0000           | 0xFFFF                  | 2.125                               |  |  |
| Ch#0: Set Voltage Range 1 (VR1)                                                                                                  | 0x8044           | 0x0005                  | 4.25<br>(RAM contents don't change) |  |  |
| Ch#0: Set Voltage Range 2 (VR2)                                                                                                  | 0x8044           | 0x0006                  | 8.5<br>(RAM contents don't change)  |  |  |
| Ch#0: Set Driver Low (Data = 0)                                                                                                  | 0x8000           | 0x0004                  | -4.0<br>(DVL)                       |  |  |
| Ch#0: Set DVL = -2.0V<br>Driver already in VR2                                                                                   | 0x0001           | 0x57FF                  | -2.0                                |  |  |
| Central: Set Vmid = code 4<br>(-5.5V to +11V in VR2)                                                                             | 0xC003           | 0x0014                  | 0.0<br>(output shifted up by 2V)    |  |  |

The following steps are used to output a Driver voltage at DOUT\_#. The CPU-Data/En register control bits

1) The DVH voltage must be greater than the DVL voltage otherwise the Driver Levels will not match

2) The 'Output Voltage' is the approximate voltage since these are un-calibrated settings.

are used to set the driver state: Set CPU-Data high for DVH and low for DVL.

3) The achievable output voltage will be a function of VCC/VEE headroom.

Note: Repeat the above steps for other channels.

#### Page 8 of 12

A01:

Rev

# 1.5 Driver/Comparator Outputs (Real Time DATA)

The following steps configure the Driver (DATA) and Comparator paths for real-time data. The EN path is enabled using the CPU Enable control bit.

| Description                                                                                                                         | Address<br>(HEX) | Data (HEX)              | DOUT_#<br>Output        | COMPA/B_# Output     |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------|----------------------|
| Software Reset                                                                                                                      | 0xC002           | <don't care=""></don't> | High-Z                  | Digital Low          |
| Set SR-Adj (+/-) = Max (0x0F)<br>And DrvBias = Mid (0)                                                                              | 0x8001           | 0x8BEF                  | High-Z                  | Digital Low          |
| Central: Set Fclamp & PLL Term<br>based on PLL_CK                                                                                   | 0xC004           | See<br>Datasheet        | High-Z                  | Digital Low          |
| Central: Set Vmid = code B<br>(-0.5V to +3.5V in VR0)                                                                               | 0xC003           | 0x001B                  | High-Z                  | Digital Low          |
| Ch#0: Set DVH = 3.0V<br>(Driver defaults to VR0)                                                                                    | 0x0000           | 0xDFFF                  | High-Z                  | Digital Low          |
| Ch#0: Set DVH Offset = 0.0                                                                                                          | 0x0020           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set DVH Gain = 1.0                                                                                                            | 0x0040           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set DVL = 0.0V<br>(Driver defaults to VR0)                                                                                    | 0x0001           | 0x1FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set DVL Offset = 0.0                                                                                                          | 0x0021           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set DVL Gain = 1.0                                                                                                            | 0x0041           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVA = 1.5V<br>(Comparator defaults to VR0)                                                                                | 0x0002           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVA Offset = 0.0                                                                                                          | 0x0022           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVA Gain = 1.0                                                                                                            | 0x0042           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVB = 1.5V<br>(Comparator defaults to VR0)                                                                                | 0x0003           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVB Offset = 0.0                                                                                                          | 0x0023           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CVB Gain = 1.0                                                                                                            | 0x0043           | 0x7FFF                  | High-Z                  | Digital Low          |
| Ch#0: Set CBitA (close Relay2)<br>(Route DOUT to EVM SMA; this<br>step may vary depending on<br>customer hardware<br>configuration) | 0x8006           | 0x5000                  | High-Z                  | Digital Low          |
| Ch#0: Set DATA Term=100ohms<br>(setting may vary based on<br>customer hardware config)                                              | 0x8006           | 0x0005                  | High-Z                  | Digital Low          |
| Ch#0: Enable Driver (CPU-En=1)<br>and source Driver from DATA pin                                                                   | 0x8000           | 0x012D                  | Matches<br>DATA_0 input | Digital Low          |
| Ch#0: Set Real-Time<br>Comparator                                                                                                   | 0x8040           | 0x0030                  | Matches<br>DATA_0 input | Matches DOUT_0 state |

Table 7: Driver/Comparator Output Waveforms

Note: Repeat the above steps for other channels.

# 1.6 Monitor Output

The following steps use the internal Test & Cal diagnostic mux to output a known voltage at the MONITOR pin.

Note: The 'Output Voltage' is the approximate voltage since these are un-calibrated settings.

| Description                   | Address<br>(HEX) | Data (HEX)              | MONITOR Output |
|-------------------------------|------------------|-------------------------|----------------|
| Software Reset                | 0xC002           | <don't care=""></don't> | High-Z         |
| Set SR-Adj (+/-) = Max (0x0F) | 0x8001           | 0x8BEF                  | High-Z         |
| And DrvBias = Mid (0)         |                  |                         |                |
| Central: Set Vmid = code B    | 0xC003           | 0x001B                  | High-Z         |
| (-0.5V to +3.5V in VR0)       |                  |                         |                |
| Ch#0: Set DVH = 3.5V          | 0x0000           | 0xFFFF                  | High-Z         |
| (defaults to VR0)             |                  |                         | -              |
| Ch#0: Set DVH Offset = 0.0V   | 0x0020           | 0x7FFF                  | High-Z         |
| Ch#0: Set DVH Gain = 1.0V     | 0x0040           | 0x7FFF                  | High-Z         |
| Ch#0: Set Sel-Diag mux to     | 0x0007           | 0x031C                  | 3.0V           |
| source from DVH DAC (code 17) |                  |                         |                |
| and Enable Monitor            |                  |                         |                |

# **1.6.1 Measure Junction Temperature**

The following steps show how to measure and calculate the junction temperature using the internal temperature sensors.

Tj = (Va - Vb) \* 1637 - 221

The measured temperature will be dependent on if there is a heat sink and/or air-flow present.

#### Table 9: Measure Junction Temperature

| Description                                                                   | Address<br>(HEX) | Data (HEX)              | MONITOR Output               |
|-------------------------------------------------------------------------------|------------------|-------------------------|------------------------------|
| Software Reset                                                                | 0xC002           | <don't care=""></don't> | High-Z                       |
| Set SR-Adj (+/-) = Max (0x0F)<br>And DrvBias = Mid (0)                        | 0x8001           | 0x8BEF                  | High-Z                       |
| Ch#0: Set Sel-Diag mux to<br>source from Va-Tj (code 2) and<br>Enable Monitor | 0x0007           | 0x022C                  | Measure Va<br>(expect ~2.2V) |
| Ch#0: Set Sel-Diag mux to source from Va-Tj (code 3)                          | 0x0007           | 0x0230                  | Measure Vb<br>(expect ~2.0V) |
| Apply above formula                                                           |                  |                         |                              |

The following steps configure Channel#0 into PMU FI mode and current range IR2 (2mA). In this range, the internal Rsense is located between the DOUT and DIN pin so the current flows out the DIN pin. The Relay2 relay is open so that DOUT and DIN are not connected externally.

The I-Alarm High DAC is used as the reference voltage when in FI mode and the DATA source must be set High (either using CPU control or from DATA pin). The IAH DAC Voltage to Current relationship is: +/-1V = +/-Imax where Imax = 1 / Rsense

A load needs to be connected to the DIN\_0. If no load is present then the FI will cause the PMU to output a voltage at one of the supply rails. The PMU is connected to the DIN\_0 prior to switching into FI mode to prevent a large glitch.

Notes:

- 1) if the part is put into FI mode before connecting to the DIN pin then the internal voltage will go to one of the supply rails, therefore when the PMU is connected it will cause a glitch on DIN#.
- 2) The 'Output Current' is the approximate current since these are un-calibrated settings.

| Description                     | Address<br>(HEX) | Data (HEX)              | DIN_# Output            |
|---------------------------------|------------------|-------------------------|-------------------------|
| Software Reset                  | 0xC002           | <don't care=""></don't> | High-Z                  |
| Set SR-Adj (+/-) = Max (0x0F)   | 0x8001           | 0x8BEF                  | High-Z                  |
| And DrvBias = Mid (0)           |                  |                         |                         |
| Ch#0: Set IAH (FI) = 0.0V (0uA) | 0x0008           | 0x7FFF                  | High-Z                  |
| Ch#0: Set IAH (FI) Offset = 0.0 | 0x8028           | 0x7FFF                  | High-Z                  |
| Ch#0: Set IAH (FI) Gain = 1.0   | 0x8048           | 0x7FFF                  | High-Z                  |
| Ch#0: Set FI mode to 2mA (IR2). | 0x8005           | 0x3F6C                  | High-Z                  |
| This sets IR, MI+/-, & Sel-FB=7 |                  |                         | _                       |
| (PMU will be connected to DIN)  |                  |                         |                         |
| Ch#0: Set EN=High and           | 0x8000           | 0x002D                  | ~0.0V                   |
| DATA=High (CPU control)         |                  |                         | (FI Mode)               |
| Ch#0: Set IAH (FI) = 1.0V (2mA) | 0x0008           | 0xFFFF                  | voltage depends on load |

#### Table 10: PMU Force Current (FI) Mode

# 1.8 <u>Elevate Semiconductor Software Driver and Documentation</u>

At this point, the customer has demonstrated the basic ability to configure the device, set some levels, make some measurements, and output a driver waveform. This should imply the Saturn device has been properly designed and assembled into the customer system.

The next step is to integrate the Elevate Semiconductor software driver (reference/example code) which allows the customer to:

- Configure the device for different modes
- Perform DC calibration
- Set Levels as a function of voltage rather than HEX codes
- Set Deskews
- Configure the PMU for different modes; including proper sequencing
- And more

| Saturn Quick Start Application Note |  |
|-------------------------------------|--|
| )7/31/2007                          |  |

#### **Document Revision History** 2

| Revision | Date       | Description   |
|----------|------------|---------------|
| A01      | 07/31/2007 | Initial Draft |
|          |            |               |
|          |            |               |
|          |            |               |
|          |            |               |